| Course N                                                                    | course Name                                                                                                                                                                                                                                              | L-T-P -Credits                                                                                               | Year of I                                                    | ntroduction                           |
|-----------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|---------------------------------------|
| EE 309                                                                      | Microprocessor and Embedded<br>Systems                                                                                                                                                                                                                   | 3-0-0-3                                                                                                      | 2                                                            | 2015                                  |
| Course Ok<br>To pro<br>differen<br>Syllabus: I<br>programs i                | <b>jectives</b><br>vide a strong foundation about the prin<br>at microprocessors and microcontrollers<br>nternal architecture, instruction set, asse<br>a assembly language of 8085 and 8051 r                                                           | ciples,programming an<br>embly language program<br>nicrocontroller- interna                                  | nd various a mming, Sar<br>al architectu                     | applications or<br>nple<br>ire,       |
| Expected (<br>After the co<br>i. Apj<br>805<br>ii. Wo<br>iii. Dev<br>iv Des | Dutcome:<br>ompletion of the course student will be a<br>oly the fundamentals of assembly level p<br>1 microcontroller<br>k with standard microprocessor real tim<br>elop skill for writing C programs for 80<br>ign microprocessors/microcontrollers-ba | o 8051 programming.<br>ble to:<br>rogramming of 8085 n<br>e interfaces<br>51 microcontroller<br>ased systems | nicroproces                                                  | sor and                               |
| <b>fext books</b><br>1. Ran<br>Inte<br>2. Ma                                | :<br>esh Gaonkar, Microprocessor, Architect<br>rnational Publishing; Sixth edition, 2014<br>hur A., Introduction to Microprocessors                                                                                                                      | ure, Programming and<br>4.<br>, Tata McGraw Hill, N                                                          | Applicatio<br>ew Delhi, 1                                    | ns, Penram<br>992.                    |
| 3. Dot<br>Del<br>4. Ra<br>Ray<br>Edu<br>5. Mo                               | Iglas V. Hall, Microprocessors and Interf<br>hi, Third Edition.<br>Tquzzaman, Microprocessor Theory and<br>Ajoy and Burchandi, Advanced Microp<br>cation, New Delhi, Second Edition.<br>named Ali Mazidi, Janice Gillispie Mazid                         | facing, Tata McGraw F<br>Application, PHI Lear<br>rocessor & Peripherals<br>di," The 8051 microco            | Hill, Educati<br>rning, First<br>s, Tata McG<br>ntroller and | ion, New<br>Edition. 7.<br>Traw Hill, |
| eml<br>edu<br>6. Sco<br>Pea                                                 | edded systems using Assembly and C",<br>cation /Prentice hall of India<br>tt MacKenzie, Raphael C W Phan, "The<br>rson education                                                                                                                         | second edition, Pearsone 8051 Microcontroller                                                                | n<br>", Fourth E                                             | dition,                               |
|                                                                             | Cour                                                                                                                                                                                                                                                     | se Plan                                                                                                      |                                                              |                                       |
| Module                                                                      | Contents                                                                                                                                                                                                                                                 | d.                                                                                                           | Hours                                                        | Sem. Exam<br>Marks                    |
| I                                                                           | Internal architecture of 8085 microproc<br>Addressing modes – Classification of<br>language programming –standard p<br>language – code conversion, sorting<br>arithmetic.                                                                                | essor –Instruction set<br>instructions. Assembl<br>rograms in assembl<br>5 – binary and BCI                  | y<br>y<br>7                                                  | 15%                                   |
| п                                                                           | Stack and Subroutines – CALL and R<br>Delay subroutines. Timing and contr<br>instruction cycle and T states – fetch<br>Timing diagram for instructions.                                                                                                  | ETURN instructions -<br>ol – Machine cycles<br>and execute cycles -                                          | - 7                                                          | 15%                                   |
|                                                                             | EIDOT INTEDNAL                                                                                                                                                                                                                                           |                                                                                                              |                                                              |                                       |

| FIRST INTERNAL EXAMINATION |                                                                                                                                                                                                            |   |     |  |
|----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|-----|--|
| III                        | IO and memory interfacing – Address decoding– interrupt<br>structure of 8085. I/O ports- Programmable peripheral interface<br>PPI 8255 - Modes of operation. Interfacing of LEDs, ADC and<br>DAC with 8085 | 7 | 15% |  |

| IV                          | Introduction to Embedded Systems-Application domain of<br>embedded systems, features and characteristics, System<br>model, Microprocessor Vs Microcontroller, current trends and<br>challenges, hard and soft real time systems, Embedded product<br>development, Life Cycle Management (water fall model),<br>Tool Chain System, Assemblers, Compilers, linkers, Loaders,<br>Debuggers Profilers & Test Coverage Tools | 7 | 15% |  |  |
|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|-----|--|--|
| SECOND INTERNAL EXAMINATION |                                                                                                                                                                                                                                                                                                                                                                                                                         |   |     |  |  |
| V                           | 8051- Microcontrollers Hardware: Microcontroller<br>Architecture: IO Port structure, Register organization, general<br>purpose RAM, Bit Addressable RAM, Special Function<br>Registers (SFRs). Instruction Set, addressing modes<br>Instruction Types.                                                                                                                                                                  |   | 20% |  |  |
| VI                          | 8051- assembly language programming, data types and directives, Time delay and I/O port programming, Embedded Programming in C, data type and time delay in C, I/O port programming, Timer / counter programming, serial port programming, Interfacing – LCD, ADC, Stepper motor, and DAC.                                                                                                                              | 7 | 20% |  |  |

## END SEMESTER EXAM

## **QUESTION PAPER PATTERN:**

## **Maximum Marks : 100**

## Time: 3 hours

Part A: 8 questions.

One question from each module of Module I - IV; and two each from Module V & VI. Student has to answer all questions. (8 x5)=40

**Part B**: 3 questions uniformly covering Modules I & II. Student has to answer any 2 from the 3 questions:  $(2 \times 10) = 20$ . Each question can have maximum of 4 sub questions (a,b,c,d), if needed.

2014

11

**Part C**: 3 questions uniformly covering Modules III & IV. Student has to answer any 2 from the 3 questions:  $(2 \times 10) = 20$ . Each question can have maximum of 4 sub questions (a,b,c,d), if needed.

**Part D**: 3 questions uniformly covering Modules V & VI. Student has to answer any 2 from the 3 questions:  $(2 \times 10) = 20$ . Each question can have maximum of 4 sub questions (a,b,c,d), if needed.